

**520N** PCIe FPGA Board



## Stratix 10 FPGA Board with 4x 100G

Introducing ground-breaking single precision floating point performance of up to 10 TFLOPS, the 520N is a PCle board featuring an Intel Stratix 10 FPGA, along with four banks of DDR4 external memory.

Four network ports enable dramatic FPGA-to-FPGA scaling independent of the PCIe bus, plus support for an array of serial I/O protocols operating up at 100/40/25/10G.

Both traditional HDL and higher abstraction C, C++ and OpenCL-based tool flows are supported. Deliverables include an optimized board support package (BSP) for the Intel OpenCL SDK.

### Tool Flow Flexibility for Softwareor Hardware-Based Development



- OpenCL support for softwareorientated customers
- · Abstration for faster development
- · Push-button flow for FPGA executable, driver, and API
- Add optimized HDL IP cores to OpenCL designs as libraries



- Traditional VHDL/Verilog support for hardware-orientated customers
- · Hand-code for ultimate performance
- · High-Level Synthesis (HLS) available for rapid development
- FPGA card designed to support standard Intel IP cores for Stratix 10

key features

Intel Stratix 10 **GX 2800** 

4x QSFP28s for **400Gbps** 

OpenCL BSP



## **Key Applications**

Designed to address a range of computeintensive and latency-critical applications:

- · Machine learning
- · Gene sequencing
- · Oil and Gas
- · Video transcoding

# **Additional Services**

Take advantage of BittWare's range of design, integration, and support options



#### **Customization**

Additional specification options or accessory boards to meet your exact needs.



#### **Server Integration**

Available pre-integrated in our <u>TeraBox servers</u> in a range of configurations.



### **Application Optimization**

Ask about our services to help you port, optimize, and benchmark your application.



#### **Service and Support**

BittWare Developer Site provides online documentation and issue tracking.

#### **Board Specifications**

| FPGA            | Intel Stratix 10 GX                                                             |
|-----------------|---------------------------------------------------------------------------------|
| FFGA            | GX2800 in an F1760 package                                                      |
|                 | L-tile with up to 26Gbps SerDes I/O                                             |
|                 | H-tile with up to 28Gbps SerDes I/O                                             |
|                 | Core speed grade -2: I/O speed grade -2                                         |
|                 | Contact BittWare for other Stratix 10 GX options                                |
|                 | Contact bittware for other stratix to ax options                                |
| On-board Flash  | 2Gbit Flash memory for booting FPGA                                             |
| External memory | Four banks of DDR4 SDRAM x 72 bits                                              |
|                 | 8GB per bank (32GB total / 64GB version also                                    |
|                 | available)                                                                      |
|                 | Transfer Rate: 2400 MT/s                                                        |
| Host interface  | x16 Gen3 interface direct to FPGA, connected to                                 |
|                 | PCIe hard IP                                                                    |
| QSFP cages      | 4 QSFP28 cages on front panel connected directly<br>to FPGA via 16 transceivers |
|                 | L-Tile: up to 2 100Gbps network ports                                           |
|                 | H-Tile: up to 4 100Gbps network ports                                           |
|                 | <ul> <li>User programmable low jitter clocking supporting</li> </ul>            |
|                 | 100/40/25/10GbF                                                                 |
|                 | Each QSFP28 can be independently clocked                                        |
|                 | Jitter cleaner for network recovered clocking                                   |
|                 | 2 OSFP28s have available 100GbE MAC hard IP                                     |
|                 | 2 QST 203 Have available 100 GBE WINCE Hard II                                  |
| System manager  | On-board Intel USB Blaster                                                      |
|                 | Power and temperature monitoring                                                |
|                 | Fault condition reporting to FPGA                                               |

| Cooling       | <ul><li>Standard: double-width active heatsink (with fan)</li><li>Optional: double-width passive heatsink</li></ul>                                                                                               |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Electrical    | <ul> <li>On-board power derived from 12V PCle slot &amp; two<br/>AUX connectors (one 8-pin, one 6-pin)</li> <li>Power dissipation is application dependent</li> <li>Typical max power consumption 225W</li> </ul> |
| Environmental | Operating temperature: 5°C to 35°C                                                                                                                                                                                |
| Quality       | <ul> <li>Manufactured to ISO9001:2015 IPC-A-610-Class III</li> <li>RoHS compliant</li> <li>CE, FCC &amp; ICES approvals</li> </ul>                                                                                |
| Form factor   | <ul><li>Standard-height PCle dual-slot board</li><li>4.376 x 10.5 inches (111 x 266.7 mm)</li></ul>                                                                                                               |

#### **Development Tools**

| FPGA<br>development     | BIST - Built-In Self-Test for CentOS 7 provided with source code (pinout, gateware, PCIe driver & host test application)               |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Application development | Supported design flows - Intel FPGA OpenCL SDK,<br>Intel High-Level Systesis (C/C++) & Quartus Prime Pro<br>(HDL, Verilog, VHDL, etc.) |

#### **Deliverables**

- 520N FPGA board
- USB cable (front panel access)
- Built-In Self-Test (BIST)
- OpenCL HPC Board Support Package (BSP)
- 1-year access to online Developer Site
- 1-year hardware warranty





## To learn more, visit www.BittWare.com

Rev 2019.03.05 | March 2019

© BittWare 2019



