Using LDOs to Minimize Power Noise

게시자

When designing noise sensitive devices such as cellular and satellite communications equipment, test and measurement instruments, medical instrumentation, and low power wireless products, it is important to maintain a low noise environment to ensure that the device can operate as intended.

One of the largest sources of noise in modern systems is DC-DC switching power supplies. Although they are able to efficiently support high power loads, noise from switching supplies can often be seen from the primary switching frequency up through several hundred Megahertz. In devices that contain RF mixers, voltage controlled oscillators, analog front ends, and other noise-sensitive circuits, this noise can inhibit optimal operation, particularly when high efficiency power supplies are required. 

Fortunately, low dropout linear regulators (LDOs) are available as a low noise alternative to switching supplies. Their balance of efficiency and low noise at moderate loads makes them ideal solutions for noise sensitive applications. LDOs are similar to traditional linear regulators, but their open collector or open drain schematic topology results in a regulator that is easily driven to saturation with a small difference between the input voltage and the regulated output voltage. Bipolar and FET options are available, but FET implementations generally have better efficiency and thermal characteristics, particularly when the supply voltage is just high enough to stay above the dropout voltage during all operating states. LDO circuits also take up substantially less space on PCBs because they do not require a large inductor and need fewer capacitors and other related discreet components; typical designs require only a handful of components around the LDO. 

관련 상품 참조

ZLDO485T8TA

Diodes Incorporated Linear Regulators 보기

Of particular importance to noise-sensitive systems, LDOs are inherently able to reject noise and ripple from upstream switching power supplies. This makes them ideal for situations when switching noise could interfere with circuits that are susceptible to power supply noise. This property is known as the Power Supply Rejection Ratio (PSRR), and it is calculated using the formula

PSRR=20 log (Vinput ripple / Voutput ripple)

Standard LDOs can exhibit good PSSR from 10 Hz through 1 MHz, and higher performance models are available that extend the noise rejection through 5 or 10 MHz. Rejections of 20 – 70+ dB are possible depending on the design of the LDO, although higher PSRR usually correlates to higher quiescent current and output noise. Quiescent current is the combined bias current and gate drive current of the series pass element, and represents the difference between the input and output currents. Quiescent current on bipolar transistors increases with load, while FETs exhibit a constant, low quiescent current. Output noise is the RMS value of the broadband noise at the output of the LDO given an input with no ripple. This is typically in the 10s of microvolts, but advanced methods exist to reduce this noise even further. 

관련 상품 참조

MIC5366-2.5YC5 TR

Microchip Technology Linear Regulators 보기

One method to further reduce noise is to use a feedforward capacitor between the output pin and the feedback pin. The capacitor provides a lower impedance path for high frequency signals, which enhances the PSRR and dynamic response of the LDO while simultaneously lowering the output noise.  The value of the capacitor must be chosen carefully, however, as larger feedforward capacitors can interfere with proper start-up and large transient load operation. 

Despite their strengths in providing an efficient and low noise output, LDOs still have output current limitations and require methods to sink heat from the regulators. Fortunately, specialized methods have been developed to address these limitations and extend the benefits of LDOs into more applications. Several manufacturers have developed LDOs that can have their outputs tied together to provide responsive, high current power sources in situations where a single LDO would either be unable to supply sufficient output current or would exceed its maximum junction temperature under the expected loads. These solutions are well suited to FPGA designs that have low 1.3 or 1.8V internal logic, as well as server backplanes and other applications that require ultra-low noise and exhibit very high switched loads. Because low logic thresholds make power supply noise a critical factor in these systems, paralleled LDOs that provide a responsive power source with high rejection of switching noise become ideal choices. 

관련 상품 참조

LT3080EDD-1#TRPBF

Analog Devices Linear Regulators 보기

For the most sensitive instrumentation, test and measurement systems, and audio applications, even standard LDOs may not provide a quiet enough output voltage for a design to meet its performance goals. For these applications, ultra-low noise LDOs are available, although they are often less efficient and have reduced output current capacity compared to noisier alternatives. 

관련 상품 참조

LT1962EMS8-5#TRPBF

Analog Devices Linear Regulators 보기

Devices that are sensitive to power supply noise require very quiet power sources. LDOs can provide an excellent option in these applications if they are well-matched to the systems they are designed into.  With smart choices that optimize output power needs, efficiency and thermal requirements, and system noise sensitivity thresholds, LDOs can provide an ideal solution and help ensure proper circuit operation. 

최신 뉴스

Sorry, your filter selection returned no results.

개인정보 보호정책이 업데이트되었습니다. 잠시 시간을 내어 변경사항을 검토하시기 바랍니다. 동의를 클릭하면 Arrow Electronics 개인정보 보호정책 및 이용 조건에 동의하는 것입니다.

당사의 웹사이트에서는 사용자의 경험 향상과 사이트 개선을 위해 사용자의 기기에 쿠키를 저장합니다. 당사에서 사용하는 쿠키 및 쿠키 비활성화 방법에 대해 자세히 알아보십시오. 쿠키와 추적 기술은 마케팅 목적으로 사용될 수 있습니다. '동의'를 클릭하면 기기에 쿠키를 배치하고 추적 기술을 사용하는 데 동의하는 것입니다. 쿠키 및 추적 기술을 해제하는 방법에 대한 자세한 내용과 지침을 알아보려면 아래의 '자세히 알아보기'를 클릭하십시오. 쿠키 및 추적 기술 수락은 사용자의 자발적 선택이지만, 웹사이트가 제대로 작동하지 않을 수 있으며 사용자와 관련이 적은 광고가 표시될 수 있습니다. Arrow는 사용자의 개인정보를 존중합니다. 여기에서 당사의 개인정보 보호정책을 읽을 수 있습니다.