The Microsemi RISC-V Advantage

发布人是

RISC-V is an open instruction set architecture (ISA) founded by industry leading companies and research institutions. RISC-V is poised to become the standard open architecture for industry implementations under the governance of the RISC-V foundation. A RISC-V core implemented in an FPGA has distinct advantages over competing soft processor FPGA solutions, including portability, innovation, security and safety. Microsemi is the first FPGA provider to offer the RISC-V IP core and comprehensive software development tools for embedded designs.

Hi, I’m Laura, an applications engineer with Arrow.com here to talk with you today about the RISC-V IP processor core and what it can mean for your design. RISC-V is an open instruction set architecture (ISA) founded by industry leading companies and research institutions.

A RISC-V core implemented in an FPGA has distinct advantages over competing soft processor FPGA solutions, including portability, innovation, security and safety. Microsemi is the first FPGA provider to offer the RISC-V IP core and comprehensive software development tools for embedded designs.

By virtue of its free and open source platform, RISC-V cores give embedded designs a leg up on the competition. Its royalty free and can first be implemented in an FPGA and then targeted to an ASIC, license free.  This portability translates into lower costs for developers. Collaboration from the global user base of the RISC-V community encourages innovation in a major way and Microsemi FPGAs are built to take advantage.  The open source RTL design of the RISC-V core enables inspection of the core. This is ground breaking and allows a true trusted platform that goes hand in hand with the secure flash on the Microsemi FPGAs.  Security applications can boot from the secure on board flash.  And safety applications can also leverage RISC-V to instantiate multiple cores, or implement two different yet functionally equivalent cores to ensure fault tolerant operation.

The RISC-V RV32IM IP core offered by Microsemi offers leading edge features backed by an ecosystem designed for fast, secure development, which is why they’re a perfect fit for Microsemi’s IGLOO2, SmartFusion2, and RTG4 FPGAs. The Eclipse-based SoftConsole IDE Microsemi provides as part of its RISC-V launch is a complete Linux based toolchain that will allow an even broader engineering base to develop RISC-V applications with Microsemi FPGAs. It’s part of their larger Libero SoC design suite, which gives engineers a complete development ecosystem to maximize RISC-V capabilities—from entry to analysis to some of the best debug tools on the market—all designed to get your product to market faster.

The result is a versatile core that can meet specialized demands, but is also extremely stable and secure, which fits nicely into Microsemis FPGA portfolio, which offers up to 50% lower power devices with proven IP security and SEU immune FPGA fabric.

RISC-V is ideal for your next processor based design.  Its capabilities are built on a fixed ISA, offering complete portability, trust and community development, all of which can be leveraged with a Microsemi FPGA.  With the introduction of the RISC-V RV32IM IP core Microsemi FPGAs are opening the path for groundbreaking innovation.  Never before has a processor allowed designers to inspect, modify, adapt, collaborate and migrate their design to the best platform for their product.  Microsemi’s low power FPGAs with proven security and embedded flash are a natural fit for this new paradigm.   The only thing missing is you. 

最新视频

抱歉,您所选择的筛选条件未返回任何结果。

请仔细阅读我们近期更改的隐私政策。当按下确认键时,您已了解并同意艾睿电子的隐私政策和用户协议。

本网站需使用cookies以改善用户您的体验并进一步改进我们的网站。此处阅读了解关于网站cookies的使用以及如何禁用cookies。网页cookies和追踪功能或許用于市场分析。当您按下同意按钮,您已经了解并同意在您的设备上接受cookies,并给予网站追踪权限。更多关于如何取消网站cookies及追踪的信息,请点击下方“阅读更多”。尽管同意启用cookies追踪与否取决用户意愿,取消网页cookies及追踪可能导致网站运作或显示异常,亦或导致相关推荐广告减少。

我们尊重您的隐私。请在此阅读我们的隐私政策。