SI5315-EVB, Evaluation Board Using Si5315 8-kHz to 644.53-MHz Clock Multiplier
使用 Silicon Labs 的 Si5315A-C-GM 的参考设计
Image
1 / 5
依据最终产品
- Networking
说明
- SI5315-EVB, Evaluation Board for the Si5315 is a jitter-attenuating clock multiplier for Gb and 10G Synchronous Ethernet, SONET/SDH and PDH (T1/E1) applications. The Si5315 accepts dual clock inputs ranging from 8 kHz to 644.53 MHz and generates two equal frequency-multiplied clock outputs ranging from 8 kHz to 644.53 MHz. The input clock frequency and clock multiplication ratio are selectable from a table of popular SyncE and T1/E1 rates. The Si5315 is based on 3rd-generation DSPLL technology, which provides any-rate frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components
主要特色
-
Operating Frequency0.008 to 644.53 MHz
Featured Parts (1)
零件编号 | 供应商 | 类别 | 说明 | |||
---|---|---|---|---|---|---|
|
ABM8-40.000MHZ-B2-T | Abracon | Crystals | Crystal 40MHz ±20ppm (Tol) ±50ppm (Stability) 18pF FUND 35Ohm 4-Pin CSMD T/R | 买入 |