AD9559/PCBZ, Evaluation Board for Evaluating the AD9559 Clock Multiplier

Analog Devices の部品 AD9559BCPZ を使用したリファレンス デザイン

メーカー

Analog Devices
  • アプリケーションカテゴリ
    時計とタイミング
  • 製品タイプ
    クロックマルチプレクサ

最終製品向け

  • Infrastructure
  • Networking
  • SONET/SDH
  • Wireless Base Station

説明

  • AD9559/PCBZ, Evaluation Board for the AD9559 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9559 generates two completely independent output clocks that are synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9559 continuously generates a low jitter output clock even when all reference inputs have failed

主な特徴

  • Operating Frequency
    0.002 to 1250 MHz

We've updated our privacy policy. Please take a moment to review these changes. By clicking I Agree to Arrow Electronics Terms Of Use  and have read and understand the Privacy Policy and Cookie Policy.

Our website places cookies on your device to improve your experience and to improve our site. Read more about the cookies we use and how to disable them here. Cookies and tracking technologies may be used for marketing purposes.
By clicking “Accept”, you are consenting to placement of cookies on your device and to our use of tracking technologies. Click “Read More” below for more information and instructions on how to disable cookies and tracking technologies. While acceptance of cookies and tracking technologies is voluntary, disabling them may result in the website not working properly, and certain advertisements may be less relevant to you.
We respect your privacy. Read our privacy policy here