Power Management Bus (PMBus) based on the Lattice reference design RD1046 I2C Master with WISHBONE Bus Interface

Lattice Semiconductor の部品 LCMXO2-2000HC-4TG100C を使用したリファレンス デザイン

メーカー

Lattice Semiconductor
  • アプリケーションカテゴリ
    測定と監視
  • 製品タイプ
    電源管理

最終製品向け

  • Power Management

説明

  • Power Management Bus (PMBus) Reference Design is an open standard protocol that was defined as a means to communicate with power conversion and other devices. As an industry standard serial communication interface based on SMBUs protocols, it is viewed as an extension of the System Management Bus and supports many new functions. Like SMBus, the PMBUs protocol defines three layers, the Physical Layer, the Data Link Layer and the Network Layer. This design contains a WISHBONE interface and focuses on the implementation of the Data Link Layer protocol. It is convenient to connect this design with a microcontroller which implements the Network Layer protocol. This design is based on a reference design RD1046: I2C Master with WISHBONE Bus Interface

We've updated our privacy policy. Please take a moment to review these changes. By clicking I Agree to Arrow Electronics Terms Of Use  and have read and understand the Privacy Policy and Cookie Policy.

Our website places cookies on your device to improve your experience and to improve our site. Read more about the cookies we use and how to disable them here. Cookies and tracking technologies may be used for marketing purposes.
By clicking “Accept”, you are consenting to placement of cookies on your device and to our use of tracking technologies. Click “Read More” below for more information and instructions on how to disable cookies and tracking technologies. While acceptance of cookies and tracking technologies is voluntary, disabling them may result in the website not working properly, and certain advertisements may be less relevant to you.
We respect your privacy. Read our privacy policy here